Title :
Design of ADC applied in GPS receivers
Author :
Liu, Haitao ; Deng, Qing ; Zhang, Hao ; Xie, Shushan
Author_Institution :
Nanjing Research Institute of Electronics Technology, China
Abstract :
This paper presents the design of an ADC (analog to digital converter) applied in a GPS receiver of which the sampling clock is 20 MHz while the input signal is 46 MHz. With the solution of the threshold-limit-speed effect, a comparator with an operating speed of 3 GHz is employed to make the ADC work correctly without S/H circuit. The output signals are quantified both for the sign and magnitude. At the latch output, a buffer working on the clock is used to change the output voltage level to 3.3V while the technology is 0.18-µm CMOS.
Keywords :
ADC; CMOS; GPS; comparator;
Conference_Titel :
Image and Signal Processing (CISP), 2012 5th International Congress on
Conference_Location :
Chongqing, Sichuan, China
Print_ISBN :
978-1-4673-0965-3
DOI :
10.1109/CISP.2012.6469782