DocumentCode :
598950
Title :
A differential reference voltage source and its output buffer used in high-speed high-precision pipelined ADC
Author :
Yang, Xinbo ; Deng, Honghui ; Quan, Lei ; Yin, Yongsheng
Author_Institution :
Institute of VLSI Design, Hefei University of Technology, China
fYear :
2012
fDate :
16-18 Oct. 2012
Firstpage :
1398
Lastpage :
1402
Abstract :
An analysis of performance degradation due to limited precision of reference voltage for pipelined ADC (Analog to Digital Converter) is presented in this paper. For the MDAC (multiplying D/A converter) and subADC in pipelined ADC have very different requirements for the precision of reference voltage, an improved differential reference voltage source and its buffer circuit is proposed. The reference voltage for MDAC and subADC are provided and designed the output buffer separately, so that to reduce the crosstalk between MDAC and subADC. Also, the driving ability of the proposed circuit is controllable with the help of programmable bias circuit which regulates the circuit´s entire power consumption. Spectre post-layout simulation results show that the reference source has the minimum power of 15mW, and the entire set-up time is 5.842ns; has the maximum power of 58mW, and the entire set-up time is 1.036ns. The reference source can meet the requirement of 14-bit 80MSPS to 450MSPS pipelined ADC.
Keywords :
controllable power; pipelined ADC; separate reference voltage; set-up time;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Image and Signal Processing (CISP), 2012 5th International Congress on
Conference_Location :
Chongqing, Sichuan, China
Print_ISBN :
978-1-4673-0965-3
Type :
conf
DOI :
10.1109/CISP.2012.6469818
Filename :
6469818
Link To Document :
بازگشت