DocumentCode :
601034
Title :
Systolic architectures to evaluate polynomials of degree n using the Horner´s rule
Author :
Forte, G. ; Espinosa-Duran, J.M. ; Velasco-Medina, J.
Author_Institution :
Dept. of Electron., Politec. di Torino, Turin, Italy
fYear :
2013
fDate :
Feb. 27 2013-March 1 2013
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents the design of two systolic architectures to evaluate polynomials of degree n considering the Horner´s rule. The systolic arrays are based on processing elements that process normalized and non-normalized data. The designed architectures are flexible, parameterized and described by using VHDL. This allows achieving a good trade-off between area, performance and flexibility. The synthesis results show that the proposed architectures can be used as coprocessors for high performance reconfigurable computing.
Keywords :
fixed point arithmetic; hardware description languages; polynomials; systolic arrays; Horners rule; VHDL; coprocessors; degree n polynomials; flexible architecture; hardware architecture; high performance reconfigurable computing; parameterized architecture; systolic architecture design; systolic arrays; Computer architecture; Digital signal processing; Hardware; Input variables; Pipelines; Polynomials; Registers; Horner´s rule; Polynomial evaluation; Systolic architecture; reconfigurable computing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (LASCAS), 2013 IEEE Fourth Latin American Symposium on
Conference_Location :
Cusco
Print_ISBN :
978-1-4673-4897-3
Type :
conf
DOI :
10.1109/LASCAS.2013.6519020
Filename :
6519020
Link To Document :
بازگشت