• DocumentCode
    60200
  • Title

    Optical Cache Memory Peripheral Circuitry: Row and Column Address Selectors for Optical Static RAM Banks

  • Author

    Alexoudi, T. ; Papaioannou, S. ; Kanellos, G.T. ; Miliou, A. ; Pleros, N.

  • Author_Institution
    Dept. of Inf., Aristotle Univ. of Thessaloniki, Thessaloniki, Greece
  • Volume
    31
  • Issue
    24
  • fYear
    2013
  • fDate
    Dec.15, 2013
  • Firstpage
    4098
  • Lastpage
    4110
  • Abstract
    We demonstrate WDM-enabled all-passive optical row and column address selector (RAS/CAS) circuits for use as optical static RAM (SRAM) bank peripherals in future optical cache memory implementations. We show that the introduction of the wavelength dimension in both the memory address and data word fields can lead to RAS and CAS architectures that rely exclusively on all-passive wavelength-selective configurations. An all-optical 2 × 4 RAS comprising a wavelength-selective filtering matrix (λ-matrix) and a wavelength-based CAS unit formed by a simple AWG element are demonstrated in proof-of-principle experiments at 10 Gb/s with error-free operation at 10 -9 BER value using two different types of WDM SRAM row Access Gate (AG): a cross-phase modulation SOA-MZI gate and a single SOA cross-gain modulation gate, with the first providing the higher performance compared to SOA module and the second offering lower power requirements between the two WDM AG. A chip-scale optical cache peripheral circuitry development path using Silicon-on-Insulator (SOI) ring resonators for the λ-matrix implementation is also presented and the proposed architecture is evaluated via physical layer simulations using SOAs as SRAM row AGs at 10 Gb/s for a 16×4 optical SRAM bank. Moreover, we discuss on possible improvements towards reducing insertion losses of the RAS/CAS modules in order to allow for increased block sizes. Finally, we provide a detailed analysis on the design and parameter specifications required for RAS and CAS block size scaling towards supporting higher-capacity optical SRAM banks.
  • Keywords
    Mach-Zehnder interferometers; SRAM chips; cache storage; error statistics; integrated optoelectronics; optical design techniques; optical filters; optical logic; optical losses; optical modulation; optical resonators; optical storage; semiconductor optical amplifiers; silicon-on-insulator; storage allocation; wavelength division multiplexing; λ-matrix implementation; BER; CAS architectures; CAS block size scaling; Mach-Zehnder interferometer; RAS architectures; RAS block size scaling; SOI ring resonators; SRAM row AG; Si; WDM SRAM row access gate; WDM-enabled all-passive optical column address selector circuit; WDM-enabled all-passive optical row address selector circuit; all-passive wavelength-selective configurations; bit rate 10 Gbit/s; chip-scale optical cache peripheral circuitry development path; cross-phase modulation SOA-MZI gate; data word fields; error-free operation; insertion losses; memory address; optical SRAM bank; optical cache memory peripheral circuitry; optical static RAM bank peripheral; physical layer simulations; semiconductor optical amplifier; silicon-on-insulator ring resonators; simple AWG element; single SOA cross-gain modulation gate; wavelength dimension; wavelength-based CAS unit; wavelength-selective filtering matrix; Optical filters; Optical interconnections; Optical network units; Optical ring resonators; Random access memory; Semiconductor optical amplifiers; Wavelength division multiplexing; Mach–Zehnder interferometer (MZI); optical SRAM; optical cache; optical column address selector; optical row address selector; semiconductor optical amplifier (SOA);
  • fLanguage
    English
  • Journal_Title
    Lightwave Technology, Journal of
  • Publisher
    ieee
  • ISSN
    0733-8724
  • Type

    jour

  • DOI
    10.1109/JLT.2013.2286529
  • Filename
    6642075