DocumentCode :
602679
Title :
A (50,2,4) nonbinary LDPC convolutional code decoder chip over GF(256) in 90nm CMOS
Author :
Chia-Lung Lin ; Chih-Lung Chen ; Hsie-Chia Chang ; Chen-Yi Lee
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fYear :
2012
fDate :
12-14 Nov. 2012
Firstpage :
201
Lastpage :
204
Abstract :
A memory-based (ms = 50,dv = 2,dc = 4) nonbinary LDPC convolutional code (NB-LDPC-CC) decoder over GF(256) with layered scheduling is presented. The proposed architecture-aware construction features fewer memory banks, low degree, low period, and better performance. To the best of our knowledge, this is the first architecture discussion and implementation for NB-LDPC-CC decoders. We optimized the architecture of message first-in-first-out (M-FIFO), check node unit, and variable node unit in terms of area and throughput. Jointly designing code and architecture, overall normalized area efficiency can be enhanced by more then six times with respect to decoders of nonbinary LDPC block codes (NB-LDPC BCs). After fabricated in 90nm CMOS, our prototype NB-LDPC-CC decoder chip can achieve maximum throughput of 22.8Mbps with frequency of 285MHz. The measured average power is 211mW at a typical operating voltage of 1.0V.
Keywords :
CMOS integrated circuits; convolutional codes; parity check codes; CMOS; GF(256); M-FIFO architecture; architecture-aware construction; bit rate 22.8 Mbit/s; check node unit; frequency 285 MHz; memory banks; memory-based NB-LDPC-CC decoder chip; memory-based nonbinary LDPC convolutional code decoder chip; message first-in-first-out architecture; normalized area efficiency; power 211 mW; size 90 nm; variable node unit; voltage 1.0 V;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid State Circuits Conference (A-SSCC), 2012 IEEE Asian
Conference_Location :
Kobe
Type :
conf
DOI :
10.1109/IPEC.2012.6522660
Filename :
6522660
Link To Document :
بازگشت