DocumentCode :
602682
Title :
A dynamic resource controller with network-on-chip for a 10.5nJ/pixel object recognition processor
Author :
Jinwook Oh ; Injoon Hong ; Gyeonghoon Kim ; Junyoung Park ; Hoi-Jun Yoo
Author_Institution :
Div. of Electr. Eng., KAIST, Daejeon, South Korea
fYear :
2012
fDate :
12-14 Nov. 2012
Firstpage :
213
Lastpage :
216
Abstract :
This paper presents a dynamic resource controller (DRC) with network-on-chip (NoC) for an energy-efficient multi-core processor. A total 21 cores in 5 local voltage/frequency islands (VFIs) can be controlled by dynamic resource management (DRM) with the proposed workload-utilization product based prediction model. And a 0.31mm2 compact 8×8 NoC switch is designed to reduce unnecessary ~24% power dissipation of each VFI by adopting DVFS and the bandwidth regulation. As a result, thanks to 42% reduction of power-delay product by DRM-based NoC architecture, the 32 mm2 multi-core processor, fabricated 0.13μm CMOS process, achieves 10.5nJ/pixel efficiency, 3.54x improvement compared to state-of-the-art object recognition processors.
Keywords :
digital signal processing chips; network-on-chip; object recognition; CMOS process; DRM; DVFS; NoC architecture; NoC switch; VFI; bandwidth regulation; dynamic resource controller; dynamic resource management; energy-efficient multicore processor; network-on-chip; object recognition processor; size 0.13 mum; workload-utilization product based prediction model;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid State Circuits Conference (A-SSCC), 2012 IEEE Asian
Conference_Location :
Kobe
Type :
conf
DOI :
10.1109/IPEC.2012.6522663
Filename :
6522663
Link To Document :
بازگشت