Title :
A high-resolution wide-range dual-loop digital delay-locked loop using a hybrid search algorithm
Author :
Sangwoo Han ; Jongsun Kim
Author_Institution :
Electron. & Electr. Eng., Hongik Univ., Seoul, South Korea
Abstract :
This paper presents a dual-loop digital delay-locked loop (DLL) for high-speed DRAM applications. The dual-loop architecture using a hybrid (binary + sequential) search algorithm is proposed to achieve both wide-range operation and high delay resolution while maintaining the closed-loop property that allows for tracking of PVT variations. A new phase-interpolation range selector (PIRS) and a variable successive approximation register (VSAR) algorithm are adopted to resolve the boundary switching and harmonic locking problems of conventional digital DLLs. The proposed digital DLL, implemented in a 0.18-μm CMOS process, occupies an active area of only 0.19mm2 and operates over a wide frequency range of 0.15-1.5 GHz. The DLL also dissipates a power of 11.3 mW from a 1.8 V supply at 1 GHz. The measured peak-to-peak output clock jitter is 24 ps with an input clock jitter of 7.5 ps at 1.5 GHz. The delay resolution is only 2.2 ps.
Keywords :
CMOS integrated circuits; DRAM chips; approximation theory; delay lock loops; search problems; CMOS process; DRAM application; PIRS; PVT variation tracking; VSAR algorithm; binary search algorithm; boundary switching; closed-loop property; digital DLL; dual-loop architecture; frequency 0.15 GHz to 1.5 GHz; harmonic locking problem; hybrid search algorithm; phase-interpolation range selector; power 11.3 mW; sequential search algorithm; size 0.18 mum; variable successive approximation register algorithm; voltage 1.8 V; wide-range dual-loop digital delay-locked loop;
Conference_Titel :
Solid State Circuits Conference (A-SSCC), 2012 IEEE Asian
Conference_Location :
Kobe
DOI :
10.1109/IPEC.2012.6522683