DocumentCode :
602878
Title :
Analytical modeling and numerical simulations of temperature field in TSV-based 3D ICs
Author :
Shiyanovskii, Y. ; Papachristou, C. ; Cheng-Wen Wu
Author_Institution :
Case Western Reserve Univ., Cleveland, OH, USA
fYear :
2013
fDate :
4-6 March 2013
Firstpage :
24
Lastpage :
29
Abstract :
Three dimensional (3D) integrated circuit (IC) technology is emerging as a potential alternative to address the physical limitations in miniaturization of the current 2D semiconductor devices. The 3D IC integration is based on the concept of through-silicon vias (TSV) and vertical stacking of multiple active layers. TSV-based 3D IC´s offer significant advantages in performance due to reduction in interconnect lengths, and design flexibility in vertical floor planning. However, a critical challenge for the 3D IC integration is thermal management. In this paper, we present a new analytical 3D model and numerical simulations of the temperature field for the 3D chip using the formalism of inplane orthogonal functions. The model takes into account heat transfer through external surfaces of the chip, inhomogeneous electric heating within the layer (localized heating), inter layer heat transfer with possible inhomogeneous TSV placement and micro channel cooling. Our simulations implement the proposed model and demonstrate its viability and computational efficiency for temperature field optimization.
Keywords :
cooling; integrated circuit interconnections; integrated circuit layout; integrated circuit modelling; microchannel flow; thermal management (packaging); three-dimensional integrated circuits; 2D semiconductor devices; 3D IC integration; TSV-based 3D IC; analytical 3D model; analytical modeling; computational efficiency; design flexibility; external surfaces; inhomogeneous TSV placement; inhomogeneous electric heating; inplane orthogonal functions; inter layer heat transfer; interconnect lengths; localized heating; micro channel cooling; miniaturization; multiple active layers; numerical simulations; physical limitations; temperature field optimization; thermal management; three dimensional integrated circuit technology; through-silicon vias; vertical floor planning; vertical stacking; Computational modeling; Cooling; Heat transfer; Heating; Integrated circuit modeling; Three-dimensional displays; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ISQED), 2013 14th International Symposium on
Conference_Location :
Santa Clara, CA
ISSN :
1948-3287
Print_ISBN :
978-1-4673-4951-2
Type :
conf
DOI :
10.1109/ISQED.2013.6523585
Filename :
6523585
Link To Document :
بازگشت