DocumentCode :
603517
Title :
An Area-Efficient Multiple-Valued Reconfigurable VLSI Architecture Using an X-Net
Author :
Xu Bai ; Kameyama, Michitaka
Author_Institution :
Grad. Sch. of Inf. Sci., Tohoku Univ., Sendai, Japan
fYear :
2013
fDate :
22-24 May 2013
Firstpage :
272
Lastpage :
277
Abstract :
An X-net is employed for simplifying interconnections and switch blocks of a multiple-valued reconfigurable VLSI (MV-RVLSI). One cell composed of a logic block and a switch block is connected to four adjacent "X" intersections by four one-bit switches. A multiple-valued X-net data transfer scheme is proposed to improve the utilization of the X-net, where two binary data can be transferred from two adjacent cells to one common adjacent cell simultaneously at each "X" intersection. To evaluate the MV-RVLSIs, a sum-of-absolute-differences operation is mapped onto a previous MV-RVLSI using an 8 nearest-neighbor mesh network (8-NNM) and the MV-RVLSI using the X-net, respectively. The area of the MV-RVLSI based on the multiple-valued X-net data transfer scheme is reduced to 73% and 84%, respectively, in comparison with those of the MVRVLSI using the 8-NNM and the MV-RVLSI based on a binary X-net data transfer scheme.
Keywords :
VLSI; integrated circuit interconnections; logic circuits; switches; 8 nearest-neighbor mesh network; 8-NNM; MV-RVLSI; area-efficient multiple-valued reconfigurable VLSI architecture; binary data transfer; interconnection block; logic block cell; multiple-valued X-net data transfer scheme; one-bit switch block; sum-of-absolute-difference operation; word length 1 bit; Multiple-valued data transfer scheme; Reconfigurable VLSI architecture; X-net;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multiple-Valued Logic (ISMVL), 2013 IEEE 43rd International Symposium on
Conference_Location :
Toyama
ISSN :
0195-623X
Print_ISBN :
978-1-4673-6067-8
Electronic_ISBN :
0195-623X
Type :
conf
DOI :
10.1109/ISMVL.2013.13
Filename :
6524676
Link To Document :
بازگشت