DocumentCode :
604932
Title :
A low-power circuit technique for domino CMOS logic
Author :
Meher, Preetisudha ; Mahapatra, Kamala Kanta
Author_Institution :
Dept. of EC, Nat. Inst. of Technol., Rourkela, India
fYear :
2013
fDate :
1-2 March 2013
Firstpage :
256
Lastpage :
261
Abstract :
Dynamic logic style is used in high performance circuit design because of its fast speed and less transistors requirement as compared to CMOS logic style. But it is not widely accepted for all types of circuit implementations due to its less noise tolerance and charge sharing problems. Domino logic uses one static CMOS inverter at the output of dynamic node which is more noise immune and has less capacitance at the output node. In this paper we have proposed a novel circuit for domino logic which less noise at the output node and has very less power-delay product (PDP) as compared to previous reported articles. The proposed circuit is being compared with previous reported domino logic and the basic domino logic structures in different ways and found to be having least PDP from others.
Keywords :
CMOS logic circuits; invertors; logic design; low-power electronics; transistors; PDP; charge sharing problems; domino CMOS logic style; dynamic logic style; dynamic node output; high performance circuit design; low-power circuit technique; noise tolerance problems; output node; power-delay product; static CMOS inverter; CMOS integrated circuits; Delays; Logic gates; Noise; Noise robustness; Partial discharges; Transistors; Domino logic; dynamic logic; leakage tolerance; power consumption; robustness;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Systems and Signal Processing (ISSP), 2013 International Conference on
Conference_Location :
Gujarat
Print_ISBN :
978-1-4799-0316-0
Type :
conf
DOI :
10.1109/ISSP.2013.6526914
Filename :
6526914
Link To Document :
بازگشت