DocumentCode
605141
Title
Space vector based pulse width modulation scheme for multilevel inverters using the concept of multi-valued logic
Author
Sagar, P. ; Shiny, G. ; Baiju, M.R.
Author_Institution
Dept. of AEI, Rajagiri Sch. of Eng. & Technol., Kochi, India
fYear
2013
fDate
22-25 April 2013
Firstpage
1360
Lastpage
1365
Abstract
An N-level inverter has `N´ discrete levels in the pole voltage, and hence multilevel inverter can be viewed as a multi-valued logic device. A space vector pulse width modulation (SVPWM) scheme for multilevel inverter is presented based on the principle of multi-valued logic. The multi-valued logic operations are utilized to realize a computationally efficient space vector PWM scheme. The algorithm used to realize the reference space vector are generated using multi-valued logic. The scheme is experimentally verified using a 3-level inverter in cascade configuration and experimental results are presented to validate the scheme.
Keywords
PWM invertors; multivalued logic; 3-level inverter; SVPWM scheme; multilevel inverter; multivalued logic device; pole voltage; space vector pulse width modulation scheme; Inverters; Logic gates; Multivalued logic; Space vector pulse width modulation; Switches; Vectors; Multi-valued logic; Multilevel inverters; Space Vector PWM;
fLanguage
English
Publisher
ieee
Conference_Titel
Power Electronics and Drive Systems (PEDS), 2013 IEEE 10th International Conference on
Conference_Location
Kitakyushu
ISSN
2164-5256
Print_ISBN
978-1-4673-1790-0
Electronic_ISBN
2164-5256
Type
conf
DOI
10.1109/PEDS.2013.6527231
Filename
6527231
Link To Document