DocumentCode :
605550
Title :
Characterization and simulation of NMOS pass transistor reliability for FPGA routing circuits
Author :
Chen, Christopher S. ; Watt, J.T.
Author_Institution :
Process Technol. Dev., Altera Corp., San Jose, CA, USA
fYear :
2013
fDate :
25-28 March 2013
Firstpage :
216
Lastpage :
220
Abstract :
In this work, the impact of bias temperature instability is evaluated for routing pass gate circuits. A simple test structure is proposed and measured data is compared to aging models to demonstrate the importance of modeling circuit level aging effects. Aging models which are shown to be accurate at the transistor level are inadequate at the circuit level unless frequency dependent aging effects are taken into account.
Keywords :
MOSFET; ageing; field programmable gate arrays; network routing; semiconductor device reliability; FPGA routing circuits; NMOS pass transistor reliability; aging models; bias temperature instability; circuit level aging effects; routing pass gate circuits; Aging; Data models; Degradation; Integrated circuit reliability; Stress; Transistors; MOSFETs; bias temperature instability; field-programmable gate arrays; reliability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronic Test Structures (ICMTS), 2013 IEEE International Conference on
Conference_Location :
Osaka, Japan
ISSN :
1071-9032
Print_ISBN :
978-1-4673-4845-4
Electronic_ISBN :
1071-9032
Type :
conf
DOI :
10.1109/ICMTS.2013.6528175
Filename :
6528175
Link To Document :
بازگشت