DocumentCode :
605787
Title :
ASIC implementation of DDR SDRAM Memory Controller
Author :
Bakshi, Ankita ; Pandey, Shashank S. ; Pradhan, Tribikram ; Dey, Rajeeb
Author_Institution :
Sch. of Electron. Eng., VIT Univ., Vellore, India
fYear :
2013
fDate :
25-26 March 2013
Firstpage :
74
Lastpage :
78
Abstract :
A Dedicated Memory Controller is of prime importance in applications that do not contain microprocessors (high-end applications). The Memory Controller provides command signals for memory refresh, read and write operation and initialization of SDRAM. Our work will focus on ASIC Design methodology of Double Data Rate (DDR) SDRAM Controller that is located between the DDR SDRAM and Bus Master. The Controller simplifies the SDRAM command interface to standard system read/write interface and also optimizes the access time of read/write cycle. Double Data Rate (DDR) SDRAM Controller is implemented using Cadence RTL Compiler.
Keywords :
DRAM chips; application specific integrated circuits; electronic engineering computing; integrated circuit design; memory architecture; program compilers; ASIC design methodology; ASIC implementation; Cadence RTL compiler; DDR SDRAM memory controller; SDRAM command interface; SDRAM initialization command signals; bus master; double-data rate; memory refresh command signal; read operation command signal; read/write cycle access time optimization; read/write interface; write operation command signal; Application specific integrated circuits; Clocks; Delays; Educational institutions; Hardware design languages; SDRAM; Switches; Cadence RTL Compiler; DDR SDRAM Controller; Read/Write Data path;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Trends in Computing, Communication and Nanotechnology (ICE-CCN), 2013 International Conference on
Conference_Location :
Tirunelveli
Print_ISBN :
978-1-4673-5037-2
Type :
conf
DOI :
10.1109/ICE-CCN.2013.6528467
Filename :
6528467
Link To Document :
بازگشت