DocumentCode :
605879
Title :
Implementation of programmable logic array using SET-CMOS hybrid approach
Author :
Ghosh, A. ; Jain, Abhishek ; Sarkar, Subir Kumar
Author_Institution :
Dept. of Electron. & Commun. Eng., RCCIIT, Kolkata, India
fYear :
2013
fDate :
25-26 March 2013
Firstpage :
543
Lastpage :
546
Abstract :
The layout of programmable logic array allows for a large number of logic functions to be synthesized in the sum of product canonical form. This paper presents the design and implementation of programmable logic array (PLA) with SET-CMOS hybrid technology. The PLA is represented as a three layered architecture where each of the layer is implemented applying the hybrid approach. As here, we are using two different technologies namely single electron tunneling technology and CMOS technology, so the logical operation of the designed PLA is governed by the combination of two complementary technologies. We have verified the proper functionality of the designed circuit by simulating it using Tanner spice simulator.
Keywords :
CMOS digital integrated circuits; programmable logic arrays; single electron transistors; PLA; SET-CMOS hybrid technology; Tanner spice simulator; complementary technologies; logic functions; programmable logic array; single electron transistor; single electron tunneling technology; sum of product canonical form; three layered architecture; Arrays; CMOS integrated circuits; Junctions; Logic gates; Programmable logic arrays; Single electron transistors; Tunneling; SET-CMOS hybrids; Single electron transistor (SET); programmable logic array (PLA);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Trends in Computing, Communication and Nanotechnology (ICE-CCN), 2013 International Conference on
Conference_Location :
Tirunelveli
Print_ISBN :
978-1-4673-5037-2
Type :
conf
DOI :
10.1109/ICE-CCN.2013.6528559
Filename :
6528559
Link To Document :
بازگشت