DocumentCode :
606101
Title :
Comparative study & analysis of 32nm FD-SOI/SON and CNFET based 4×4 SRAM Cell Array
Author :
Saha, Deepon ; Saha, Priyanka ; Naskar, Kousik ; Jain, Amit ; Sarkar, Subir Kumar
Author_Institution :
Department of Electronics and Telecommunication Engineering, Jadavpur University, Kolkata-700032, India
fYear :
2013
fDate :
20-21 March 2013
Firstpage :
929
Lastpage :
934
Abstract :
As the CMOS technology is being scaled down, there has been a major thrust to improve the performance and robustness of the memory used in hand-held devices. Static Random Access Memory (SRAM) is the fundamental unit of Cache Memory. As the technology advances, a large percentage of the chip area is taken up by on-chip cache. Power consumption is also an issue as large bit-line capacitances require charging/discharging during write/read operation. The future devices with advanced technology promises of low power application. In this paper, we have illustrated the implementation of a 6T SRAM array (4×4) using future devices in 32nm Technology. A comparative circuit level analysis between Silicon on Insulator (SOI), Silicon on Nothing (SON) and Carbon Nanotube Field Effect Transistor (CNFET) has been presented. Synopsys Hspice tool has been utilized for simulation purpose.
Keywords :
CNTFETs; Lead; MOSFET; Nanoscale devices; Random access memory; Robustness; Substrates; Carbon Nanotube Field Effect Transistor; Low Power; On-Chip Cache; SRAM Cell; Silicon on Insulator Technology; Silicon on Nothing Technology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits, Power and Computing Technologies (ICCPCT), 2013 International Conference on
Conference_Location :
Nagercoil
Print_ISBN :
978-1-4673-4921-5
Type :
conf
DOI :
10.1109/ICCPCT.2013.6528857
Filename :
6528857
Link To Document :
بازگشت