DocumentCode
609675
Title
Improve speed path identification with suspect path expressions
Author
Jiun-Lang Huang ; Kun-Han Tsai ; Yu-Ping Liu ; Ruifeng Guo ; Sharma, Mukesh ; Wu-Tung Cheng
Author_Institution
Grad. Inst. of Electron. Eng., Nat. Taiwan Univ., Taipei, Taiwan
fYear
2013
fDate
22-24 April 2013
Firstpage
1
Lastpage
4
Abstract
Identifying speed-limiting paths is crucial for design stepping in which problematic paths are fixed or optimized so as to reach higher clock rates. Recently, using at-speed scan test patterns to identify speed-limiting paths has been reported to be a robust and effective solution. In this paper, we propose a systematic approach to find suspect path expressions (SPE) that explain the observed failing and passing bits during at-speed scan testing. These expressions contain comprehensive information, including (1) the pass/fail requirement on each involved path, and (2) the required AND/OR relationships among the involved paths. SPE´s can be used to reduce the speed-limiting path suspect set or guide diagnostic pattern generation for further suspect reduction.
Keywords
circuit testing; flip-flops; logic circuits; logic design; logic gates; logic testing; network synthesis; AND-OR relationship; SPE; at-speed scan test pattern; diagnostic pattern generation; flip-flop; pass-fail requirement; speed-limiting path identification; suspect path expression; Clocks; Delays; Flip-flops; Hazards; Logic gates; Simulation; Testing;
fLanguage
English
Publisher
ieee
Conference_Titel
VLSI Design, Automation, and Test (VLSI-DAT), 2013 International Symposium on
Conference_Location
Hsinchu
Print_ISBN
978-1-4673-4435-7
Type
conf
DOI
10.1109/VLDI-DAT.2013.6533852
Filename
6533852
Link To Document