DocumentCode :
610980
Title :
Binding Hardware IPs to Specific FPGA Device via Inter-twining the PUF Response with the FSM of Sequential Circuits
Author :
Jiliang Zhang ; Yaping Lin ; Yongqiang Lyu ; Cheung, Ray C. C. ; Wenjie Che ; Qiang Zhou ; Jinian Bian
Author_Institution :
Coll. of Inf. Sci. & Eng., Hunan Univ., Changsha, China
fYear :
2013
fDate :
28-30 April 2013
Firstpage :
227
Lastpage :
227
Abstract :
The continuous growth in both capability and capacity for FPGA now requires significant resources invested in the hardware design, which results in two classes of main security issues: 1) the unauthorized use and piracy attacks including cloning, reverse engineering, tampering etc. 2) the licensing issue. Binding hardware IPs (HW-IPs) to specific FPGA devices can efficiently resolve these problems. However, previous binding techniques are all based on encryption and hence have three main drawbacks: 1) encryption-based proposals in commercial are limited to protect the single large FPGA configuration, 2) many encryption-based proposals depend on a trusted third party to involve the licensing protocol, and 3) the encryption-based binding methods use costly mechanisms such as secure ROM or flash memory to store FPGA specific cryptographic keys, which is not only expensive but also vulnerable to side-channel attacks, and the management and transport of secret keys became a practical issue. In this work, we propose a PUF-FSM binding technique completely different from the traditional encryption-based methods to address these shortcomings.
Keywords :
field programmable gate arrays; finite state machines; logic design; protocols; security of data; FPGA configuration; FPGA device; FPGA specific cryptographic key; Internet protocol; PUF response; PUF-FSM binding technique; encryption-based binding method; encryption-based proposal; field programmable gate array; finite state machine; hardware IP; hardware design; licensing issue; physically unclonable function; piracy attack; security issue; sequential circuit; side-channel attack; trusted third party; Cryptography; Databases; Educational institutions; Field programmable gate arrays; Hardware; Licenses; Protocols; binding hardware designs to specific FPGA device; field-programmable gate array (FPGA); finite state machine (FSM); intellectual property (IP) protection; physically unclonable functions (PUFs);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Custom Computing Machines (FCCM), 2013 IEEE 21st Annual International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4673-6005-0
Type :
conf
DOI :
10.1109/FCCM.2013.12
Filename :
6546024
Link To Document :
بازگشت