DocumentCode :
611138
Title :
Formal Deadlock Verification for Click Circuits
Author :
Verbeek, Freek ; Joosten, S. ; Schmaltz, Julien
Author_Institution :
Sch. of Comput. Sci., Open Univ. of the Netherlands, Netherlands
fYear :
2013
fDate :
19-22 May 2013
Firstpage :
183
Lastpage :
190
Abstract :
Scalable formal verification constitutes an important challenge for the design of complicated asynchronous circuits. Deadlock freedom is a property that is desired but hard to verify. It is an emergent property that has to be verified monolithically. We propose to use Click, an existing library of asynchronous primitives, for verification. We present the automatic extraction of abstract SAT/SMT instances from circuits consisting of Click primitives. A theory is proven that opens the possibility of applying existing deadlock verification techniques for synchronous communication fabrics to asynchronous circuits.
Keywords :
asynchronous circuits; formal verification; integrated circuit design; abstract SAT-SMT instances; asynchronous circuits design; automatic extraction; click circuits; click primitives; deadlock freedom; deadlock verification techniques; formal verification scalability; synchronous communication fabrics;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asynchronous Circuits and Systems (ASYNC), 2013 IEEE 19th International Symposium on
Conference_Location :
Santa Monica, CA
ISSN :
1522-8681
Print_ISBN :
978-1-4673-5956-6
Type :
conf
DOI :
10.1109/ASYNC.2013.21
Filename :
6546193
Link To Document :
بازگشت