• DocumentCode
    612233
  • Title

    Comparative analysis and optimization of active power and delay of 1-bit full adder at 45 nm technology

  • Author

    Gupta, Rajesh ; Pandey, Satya Prakash ; Akashe, Shyam

  • Author_Institution
    ITM Univ., Gwalior, India
  • fYear
    2013
  • fDate
    12-14 April 2013
  • Firstpage
    1
  • Lastpage
    5
  • Abstract
    An overview of performance analysis and compression between various parameters of a low power high speed conventional 1-bit full adder has been presented here. The work elucidated here gives a quantitative comparison of the adder cell performance. This paper shows the advancement over active power, leakage current and delay. The comparative study based on a new logic approach, which reduces power consumption. With power supply of 0.7V, we have achieved reduction in active power consumption of 98.28nW and propagation delay of 0.737ns, which makes this circuit highly energy efficient. In this circuit we have reduced leakage current of 135.9nA. The designs have been carried out by virtuoso tool of cadence at 45nm technology.
  • Keywords
    adders; delay circuits; leakage currents; optimisation; 1-bit full adder; active power; comparative analysis; compression; leakage current; optimization; performance analysis; power 98.28 nW; power consumption; power supply; propagation delay; size 45 nm; voltage 0.7 V; CMOS circuits; Full adder; logic devices; low power; performance;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Engineering and Systems (SCES), 2013 Students Conference on
  • Conference_Location
    Allahabad
  • Print_ISBN
    978-1-4673-5628-2
  • Type

    conf

  • DOI
    10.1109/SCES.2013.6547556
  • Filename
    6547556