DocumentCode :
613010
Title :
Enhanced algorithm of combining trace and scan signals in post-silicon validation
Author :
Kihyuk Han ; Joon-Sung Yang ; Abraham, J.A.
Author_Institution :
GPU Design Dept., Samsung Austin R&D Center (SARC), Austin, TX, USA
fYear :
2013
fDate :
April 29 2013-May 2 2013
Firstpage :
1
Lastpage :
6
Abstract :
As the complexity of integrated circuit design increases and production schedules become shorter, the dependency on post-silicon validation for capturing design errors that escape from pre-silicon verification also increases. A major challenge in post-silicon validation is the limited observability of internal states caused by the limited storage capacity available for post-silicon validation. Recent research has shown that observability can be enhanced if trace and scan signals are combined together, compared with the debugging scenario where only trace signals are monitored. This paper proposes an enhanced and systematic algorithm for the efficient combination of trace and scan signals to maximize the observability of internal circuit states. Experimental results on benchmark circuits show that the proposed technique provides a higher number of restored states compared to the existing techniques.
Keywords :
elemental semiconductors; integrated circuit design; production control; silicon; Si; benchmark circuits; debugging; integrated circuit design; internal circuit states; internal states; post-silicon validation; pre-silicon verification; production schedules; scan signals; storage capacity; trace signals; Algorithm design and analysis; Clocks; Debugging; Heuristic algorithms; Observability; Real-time systems; Silicon; Post-Silicon Validation; Silicon Debug; Trace Signal;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium (VTS), 2013 IEEE 31st
Conference_Location :
Berkeley, CA
ISSN :
1093-0167
Print_ISBN :
978-1-4673-5542-1
Type :
conf
DOI :
10.1109/VTS.2013.6548915
Filename :
6548915
Link To Document :
بازگشت