DocumentCode :
613030
Title :
Chip-level modeling and analysis of electrical masking of soft errors
Author :
Kiamehr, Saman ; Ebrahimi, Mojtaba ; Firouzi, Farshad ; Tahoori, Mehdi B.
Author_Institution :
Dept. of Comput. Sci., Karlsruhe Inst. of Technol., Karlsruhe, Germany
fYear :
2013
fDate :
April 29 2013-May 2 2013
Firstpage :
1
Lastpage :
6
Abstract :
With continuous downscaling of VLSI technologies, logic cells are becoming more susceptible to radiation-induced soft error. To accurately model this at chip-level, the impact of electrical masking should be accurately considered. Moreover, increasing complexity of VLSI chips at nanoscale results in voltage fluctuation across the chip which impacts the electrical masking. In this paper, we present a chip-level electrical masking analysis which accurately considers the impact of voltage fluctuation across the chip. Our analysis shows that neglecting voltage fluctuation in electrical masking can lead up to 152% inaccuracy in the overall soft error rate. We also present a technique based on backward pulse propagation to reduce the runtime of this analysis.
Keywords :
integrated circuit modelling; radiation hardening (electronics); backward pulse propagation; chip level analysis; chip level modeling; logic cells; radiation induced soft error; soft error electrical masking; voltage fluctuation; Estimation; Logic gates; Mathematical model; Runtime; SPICE; Table lookup; Transient analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium (VTS), 2013 IEEE 31st
Conference_Location :
Berkeley, CA
ISSN :
1093-0167
Print_ISBN :
978-1-4673-5542-1
Type :
conf
DOI :
10.1109/VTS.2013.6548935
Filename :
6548935
Link To Document :
بازگشت