DocumentCode :
613034
Title :
Post-DfT-insertion retiming for delay recovery on inter-die paths in 3D ICs
Author :
Noia, Brandon ; Chakrabarty, Krishnendu
Author_Institution :
Dept. Electr. & Comput. Eng., Duke Univ., Durham, NC, USA
fYear :
2013
fDate :
April 29 2013-May 2 2013
Firstpage :
1
Lastpage :
6
Abstract :
Pre-bond known-good-die (KGD) test is necessary to ensure stack yield for the future adoption of 3D ICs. Die wrappers that contain boundary registers at the interface between dies have been proposed as a solution for known-good-die (KGD) test. It has been shown in the literature that if gated scan flops (GSFs) are substituted for traditional scan flops in the boundary register, then both pre-bond TSV and pre-bond scan test can be performed. The drawback of die wrappers is that two clocked stages are added to each path that crosses a die boundary. In this paper, a bypass mode is added to GSFs to avoid the extra clock stages and retiming is used to recover the additional delay added to through-silicon-via (TSV) paths by design-for-test (DfT) insertion. The proposed method is evaluated through simulations using a logic-on-logic 3D benchmark. Results show that in most cases, retiming at both the die-level and stack-level is sufficient for recovering the delay added by wrapper boundary cells. Stuck-at ATPG is performed to demonstrate that wrapper insertion and retiming have little impact on pattern count. The area overhead due to wrapper insertion is shown to increase as a circuit is partitioned across an increasing number of stack layers, but the area overhead can be reduced using retiming.
Keywords :
automatic test pattern generation; benchmark testing; boundary scan testing; circuit simulation; clocks; delay circuits; design for testability; flip-flops; integrated circuit bonding; integrated circuit testing; logic circuits; logic testing; three-dimensional integrated circuits; timing circuits; 3D IC; GSF; KGD; boundary register; delay recovery; design-for-test; die wrapper boundary cell; die-level retiming; extra clock stage avoidance; gated scan flop; interdie path; logic-on-logic 3D benchmark; post-DfT-insertion retiming; pre-bond TSV; pre-bond known-good-die test; pre-bond scan test; stack yield; stack-level retiming; stuck-at ATPG; through-silicon-via; Clocks; Delays; Logic gates; Registers; Three-dimensional displays; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium (VTS), 2013 IEEE 31st
Conference_Location :
Berkeley, CA
ISSN :
1093-0167
Print_ISBN :
978-1-4673-5542-1
Type :
conf
DOI :
10.1109/VTS.2013.6548939
Filename :
6548939
Link To Document :
بازگشت