DocumentCode :
613543
Title :
Extensible open-source framework for translating RTL VHDL IP cores to SystemC
Author :
Syed, S.A. ; Jenihhin, M. ; Raik, Jaan
Author_Institution :
IBM, Bangalore, India
fYear :
2013
fDate :
8-10 April 2013
Firstpage :
112
Lastpage :
115
Abstract :
SystemC has gained wide acceptance in the design of VLSI SoCs. At the same time there exists a large number of legacy IP cores described in VHDL whose reuse and integration into SystemC ecosystem is highly demanded. However, there is a lack of any standard approach in this regard. This paper proposes an open-source framework and methodology to convert RTL VHDL IP cores to cycle-accurate SystemC designs. The SystemC output is emphasized to be human-readable and providing for clear correspondence to the source VHDL code, thus allowing further manual code changes and debug. The described framework has been implemented based on an open-source zamiaCAD platform and has been successfully applied to translate various VHDL benchmark designs.
Keywords :
VLSI; integrated circuit design; system-on-chip; RTL VHDL IP cores; SystemC ecosystem; VHDL benchmark designs; VLSI SoC design; cycle-accurate SystemC designs; extensible open-source framework; legacy IP cores; manual code changes; manual code debug; open-source zamiaCAD platform; source VHDL code; Benchmark testing; Hardware; Hardware design languages; IP networks; Manuals; Open source software; Sensitivity; RTL; SystemC; VHDL;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Diagnostics of Electronic Circuits & Systems (DDECS), 2013 IEEE 16th International Symposium on
Conference_Location :
Karlovy Vary
Print_ISBN :
978-1-4673-6135-4
Electronic_ISBN :
978-1-4673-6134-7
Type :
conf
DOI :
10.1109/DDECS.2013.6549799
Filename :
6549799
Link To Document :
بازگشت