DocumentCode :
614977
Title :
Leveraging puma DF wafer inspection to characterize root cause of yield loss on an advanced 32 nm HKMG SOI technology device
Author :
Blauberg, Alisa ; Stamper, Anthony ; Jaeger, David ; Brodsky, Maryjane ; Mo, Renee ; Timberlake, Tom ; Sivaraman, Gangadharan ; Barnum, Jeff ; Crispo, Gary
Author_Institution :
IBM Corp., Hopewell Junction, NY, USA
fYear :
2013
fDate :
14-16 May 2013
Firstpage :
265
Lastpage :
267
Abstract :
This paper presents a systematic methodology to enable Puma double dark field wafer inspection tool to detect key yield related defect that causes micro-masking defects in the Gate module/sector of an advanced 32nm High-K Metal Gate (HKMG) SOI technology device. Two approaches were adapted to detect the source of the micro-masking defect, namely (i) Patterned wafer inspection in High K metal Gate module to understand the initial findings (ii) Collaborative work with other advanced fabs (Partners) that led to a systematic partitioning approach through the Front End of the Line (FEOL) sectors to exactly pinpoint the root cause of the yield loss in Gate sector. Based on the above systematic partitioning approach, the source of the embedded defect that causes yield loss in gate sector was successfully identified. This methodology has also enabled a process fix to be put in place for reducing the addition of embedded defects in the FEOL sector and has directly helped in improving the yield in FEOL sector. This paper also discusses the advantage of collaborating with different wafer manufacturing companies (IBM partners) in being able to successfully identify root cause of key yield limiting issues.
Keywords :
inspection; masks; semiconductor device manufacture; silicon-on-insulator; FEOL sectors; HKMG SOI technology device; IBM partners; Puma DF wafer inspection; Puma double dark field wafer inspection tool; Si; front end of the line sectors; gate module-sector; high-k metal gate SOI technology device; micromasking defects; patterned wafer inspection; size 32 nm; systematic partitioning; wafer manufacturing companies; yield loss; Adders; High K dielectric materials; Inspection; Logic gates; Metals; Systematics; Gate module/sector; Yield improvement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Semiconductor Manufacturing Conference (ASMC), 2013 24th Annual SEMI
Conference_Location :
Saratoga Springs, NY
ISSN :
1078-8743
Print_ISBN :
978-1-4673-5006-8
Type :
conf
DOI :
10.1109/ASMC.2013.6552816
Filename :
6552816
Link To Document :
بازگشت