Title :
Time-Based All-Digital Technique for Analog Built-in Self-Test
Author :
Vasudevamurthy, Rajath ; Das, Pradip K. ; Amrutur, Bharadwaj
Author_Institution :
Dept. of Electr. Commun. Eng., Indian Inst. of Sci., Bangalore, India
Abstract :
A scheme for built-in self-test of analog signals with minimal area overhead for measuring on-chip voltages in an all-digital manner is presented. The method is well suited for a distributed architecture, where the routing of analog signals over long paths is minimized. A clock is routed serially to the sampling heads placed at the nodes of analog test voltages. This sampling head present at each test node, which consists of a pair of delay cells and a pair of flip-flops, locally converts the test voltage to a skew between a pair of subsampled signals, thus giving rise to as many subsampled signal pairs as the number of nodes. To measure a certain analog voltage, the corresponding subsampled signal pair is fed to a delay measurement unit to measure the skew between this pair. The concept is validated by designing a test chip in a UMC 130-nm CMOS process. Sub-millivolt accuracy for static signals is demonstrated for a measurement time of a few seconds, and an effective number of bits of 5.29 is demonstrated for low-bandwidth signals in the absence of sample-and-hold circuitry.
Keywords :
CMOS analogue integrated circuits; analogue processing circuits; built-in self test; signal sampling; CMOS process; analog built-in self-test scheme; analog signal routing; delay cells; delay measurement unit; distributed architecture; flip-flops; low bandwidth signal; on-chip voltages; size 130 nm; subsampled signal pair; time based all-digital technique; Built-in self-test; Clocks; Current measurement; Delay; Semiconductor device measurement; Voltage measurement; Built-in self-test (BIST); current-starved; oversampling ratio; quantization; subsampling;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2013.2242909