DocumentCode :
61551
Title :
A 4.8-mW/Gb/s 9.6-Gb/s 5 + 1-Lane Source-Synchronous Transmitter in 65-nm Bulk CMOS
Author :
Shuai Yuan ; Ziqiang Wang ; Xuqiang Zheng ; Ke Huang ; Ni Xu ; Woogeun Rhee ; Liji Wu ; Chun Zhang
Author_Institution :
Inst. of Microelectron., Tsinghua Univ., Beijing, China
Volume :
61
Issue :
4
fYear :
2014
fDate :
Apr-14
Firstpage :
209
Lastpage :
213
Abstract :
A low-jitter and low-power source-synchronous serializer/deserializer transmitter (TX) with a data rate of 9.6 Gb/s is presented. The TX consists of five data channels plus one forwarded-clock channel and features a total jitter of 20.39 ps p-p at 10-12 bit error rate. Low jitter is achieved through the use of a phase-locked loop with bandwidth linearization that has a random RMS jitter of 0.66 ps. A global clock distribution network is proposed to minimize the power-supply-induced jitter and the power consumption. The TX transmits preemphasized data through a current-mode logic driver with a four-tap feedforward equalizer. The on-chip output impedance and the signal amplitude can be accurately calibrated by a successive approximation register logic separately. The total power consumption for the 5 +1-lane TX physical core fabricated in 65-nm bulk CMOS running at 9.6 Gb/s is 230 mW or 4.8 mW/Gb/s.
Keywords :
CMOS integrated circuits; clock distribution networks; current-mode logic; equalisers; jitter; low-power electronics; power supplies to apparatus; radio transmitters; 5+1-lane source-synchronous transmitter; bandwidth linearization; bit error rate; bit rate 9.6 Gbit/s; bulk CMOS; current-mode logic driver; forwarded-clock channel; four-tap feedforward equalizer; global clock distribution network; low-jitter transmitter; low-power source-synchronous serializer/deserializer transmitter; on-chip output impedance; phase-locked loop; power 230 mW; power consumption; power-supply-induced jitter; random RMS jitter; signal amplitude; size 65 nm; Bandwidth; CMOS integrated circuits; Clocks; Jitter; Phase locked loops; Resistors; System-on-chip; Clock distribution; feedforward equalizer (FFE); high-speed serial interface; impedance calibration; phase-locked loop (PLL); source synchronous;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2014.2312092
Filename :
6782470
Link To Document :
بازگشت