DocumentCode :
616814
Title :
Efficient concurrent BIST with comparator-based response analyzer
Author :
Yang Yu ; Zhiming Yang ; Xiyuan Peng ; Dianguo Xu
Author_Institution :
Dept. of Autom. Test & Control, Harbin Inst. of Technol., Harbin, China
fYear :
2013
fDate :
6-9 May 2013
Firstpage :
1115
Lastpage :
1119
Abstract :
Advances of semiconductor technology have brought impressive performance improvements in Very Large Scale Integrated (VLSI) circuits. Nonetheless, they have also led to increasing rates of faults occurrence. In order to circumvent these faults in on-line and off-line BIST, a novel input vector monitoring concurrent BIST scheme termed pre-Computed test Set Monitoring and Real Time Comparing (CSMRTC) exploiting comparator-based response analyzer is presented in this paper. Experimental results on ISCAS´85 benchmark circuits show that, compared to previously proposed schemes, the CSMRTC scheme has great improvements on both the hardware overhead (H/O) and the concurrent test latency (CTL), and makes some circuits detectable, which cannot be detected by previous methods because of the unacceptable CTL and H/O.
Keywords :
built-in self test; integrated circuit testing; comparator based response analyzer; concurrent test latency; efficient concurrent BIST; hardware overhead; input vector monitoring concurrent BIST; precomputed test set monitoring; real time comparing; very large scale integrated circuit; Automatic generation control; Benchmark testing; Built-in self-test; Circuit faults; Monitoring; Pins; Vectors; On-line test; concurrent test latency; hardware overhead; input vector monitoring; output pins optimization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Instrumentation and Measurement Technology Conference (I2MTC), 2013 IEEE International
Conference_Location :
Minneapolis, MN
ISSN :
1091-5281
Print_ISBN :
978-1-4673-4621-4
Type :
conf
DOI :
10.1109/I2MTC.2013.6555587
Filename :
6555587
Link To Document :
بازگشت