Title :
An AMBA hierarchical shared bus architecture design space exploration method considering pipeline, burst and split transaction
Author :
Sombatsiri, Salita ; Kobashi, Keiji ; Sakanushi, K. ; Takeuchi, Yoshio ; Imai, Masayoshi
Author_Institution :
Grad. Sch. of Inf. Sci. & Technol., Osaka Univ., Suita, Japan
Abstract :
Recently, a design space exploration problem has been raised with an attempt to reduce time and resources for designing an optimal system-on-a-chip (SoC). This research proposes a design space exploration method considering the architectures containing an AMBA shared bus. The AMBA standard bus specification widely used in many SoC industries as an efficient on-chip interconnect. The proposed method explores the architecture candidates containing AMBA shared buses and their parameters. It also estimates the execution time and the area of each architecture. The first experiment has indicated that the area estimation result is different from the logic synthesis result by less than 1 %. The second experiment has demonstrated that the proposed method found 7 Pareto solutions among over 4 billion architectures in the design space in 19 hours.
Keywords :
Pareto analysis; integrated circuit design; integrated circuit interconnections; logic design; system buses; system-on-chip; AMBA hierarchical shared bus architecture design space exploration method; AMBA shared buses; AMBA standard bus specification; Pareto solutions; SoC industry; area estimation; burst transaction; logic synthesis; on-chip interconnect; pipeline transaction; split transaction; system-on-a-chip; Bridges; IP networks; Logic gates; Advanced Micro-controller Bus Architecture(AMBA); Bus Bridge; Bus protocol; Direct Memory Access Controller(DMAC); System-on-a-Chip(SoC);
Conference_Titel :
Electrical Engineering/Electronics, Computer, Telecommunications and Information Technology (ECTI-CON), 2013 10th International Conference on
Conference_Location :
Krabi
Print_ISBN :
978-1-4799-0546-1
DOI :
10.1109/ECTICon.2013.6559529