Title :
1.2-V Analog Interface for a 300-MSps HD Video Digitizer in Core 65-nm CMOS
Author :
Aamir, Syed Ahmed ; Angelov, Plamen ; Wikner, J. Jacob
Author_Institution :
Cognitive Interaction Technol. - Center of Excellence, Bielefeld Univ., Bielefeld, Germany
Abstract :
This paper describes the front-end of a fully integrated analog interface for 300 MSps, high-definition video digitizers in a system on-chip environment. The analog interface is implemented in a 1.2 V, 65-nm digital CMOS process and the design minimizes the number of power domains using core transistors only. Each analog video receiver channel contains an integrated multiplexer with a current-mode dc-clamp, a programmable gain amplifier (PGA) and a pseudo second-order RC low-pass filter. The digital charge-pump clamp is integrated with low-voltage bootstrapped tee-switches inside the multiplexer, while restoring the dc component of ac-coupled inputs. The PGA contains a four-stage fully symmetric pseudo-differential amplifier with common-mode feedforward and inherent common-mode feedback, utilized in a closed loop capacitive feedback configuration. The amplifier features offset cancellation during the horizontal blanking. The video interface is evaluated using a unique test signal over a range of video formats for INL+/DNL+, INL-/DNL-. The 0.07-0.39 mV INL, 2-70 μV DNL, and 66-74 dB of SFDR, enable us to target various formats for 9-12 bit Low-voltage digitizers.
Keywords :
CMOS integrated circuits; amplifiers; analogue-digital conversion; cores; feedforward; high definition video; low-pass filters; multiplexing equipment; receivers; transistors; HD video digitizer; PGA; SFDR; ac-coupled inputs; amplifier features offset cancellation; analog interface; analog video receiver channel; closed loop capacitive feedback configuration; common-mode feedforward; core CMOS; core transistors; current-mode dc-clamp; dc component; digital CMOS process; digital charge-pump clamp; four-stage fully symmetric pseudo-differential amplifier; fully integrated analog interface; high-definition video digitizers; horizontal blanking; inherent common-mode feedback; integrated multiplexer; low-voltage bootstrapped tee-switches; low-voltage digitizers; programmable gain amplifier; pseudo second-order RC low-pass filter; size 65 nm; system on-chip environment; test signal; video formats; video interface; voltage 0.07 mV to 0.39 mV; voltage 1.2 V; voltage 2 muV to 70 muV; Analog-to-digital conversion (ADC); CMOS analog integrated circuits (ICs); HDTV; MOSFET switches; programmable gain amplifiers (PGAs); video AFEs;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2013.2252635