DocumentCode :
620430
Title :
An active disturbance rejection control of induction motor using DSP+FPGA
Author :
Yongkang Zhang ; Yongjun Zhang ; Jing Wang ; Runmin Ma
Author_Institution :
Res. Inst. of Metall. Eng., Univ. of Sci. & Technol. Beijing, Beijing, China
fYear :
2013
fDate :
25-27 May 2013
Firstpage :
4047
Lastpage :
4052
Abstract :
This paper proposes the active disturbance rejection control (ADRC) architecture aimed to improve the field oriented control (FOC) without speed sensor of a 1-kW induction motor using a digital signal processor (DSP) and a field-programmable gate array (FPGA). The main control algorithms are performed by the DSP, and the simple logical processes are implemented in the FPGA. A basic proportional-integral-differential (PID) controller and the ADRC controller are both implemented on the system. Simulation and experimental results show the advantages and flexibilities of the ADRC architecture for the induction motor control.
Keywords :
digital signal processing chips; field programmable gate arrays; induction motors; machine vector control; robust control; three-term control; ADRC architecture; DSP; FOC; FPGA; PID controller; active disturbance rejection control; control algorithms; digital signal processor; field oriented control; field-programmable gate array; induction motor control; logical processes; power 1 kW; proportional-integral-differential controller; Digital signal processing; Field programmable gate arrays; Hardware; Induction motors; Mathematical model; Pulse width modulation; Voltage control; ADRC; DSP; FOC; FPGA; Induction Motor Control; PID;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Control and Decision Conference (CCDC), 2013 25th Chinese
Conference_Location :
Guiyang
Print_ISBN :
978-1-4673-5533-9
Type :
conf
DOI :
10.1109/CCDC.2013.6561659
Filename :
6561659
Link To Document :
بازگشت