DocumentCode :
621722
Title :
IEEE 1588 Transparent Clock architecture for FPGA-based network devices
Author :
Moreira, Naiara ; Astarloa, Armando ; Lazaro, Jesus ; Garcia, Alain ; Ormaetxea, Enekoitz
Author_Institution :
University of the Basque Country UPV/EHU, Alda. Urquijo s/n, 48013 Bilbao, Spain
fYear :
2013
fDate :
28-31 May 2013
Firstpage :
1
Lastpage :
6
Abstract :
Apart from traditional test and measurement systems where clock synchronization is required, new emerging application areas like SmartGrids and 4G cellular mobile backhaul networks present strong timing constraints in terms of precise time synchronization. Precision Time Protocol (PTP), as defined in IEEE 1588 standard, offers sub-microsecond synchronization using conventional Ethernet networks. Thus, its acceptance is heavily increasing. However, the protocol performance was reduced in large cascaded networks with varying latencies. This drawback was later softened by the second version of the standard with the introduction of the Transparent Clock (TC) device. In this paper, a general overview of PTPv2 and the utilization of TCs is outlined. The main contribution is a new TC architecture for a FPGA-based network device that benefits from reconfigurable devices flexibility.
Keywords :
Clocks; Computer architecture; Delays; Ports (Computers); Protocols; Random access memory; Synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Electronics (ISIE), 2013 IEEE International Symposium on
Conference_Location :
Taipei, Taiwan
ISSN :
2163-5137
Print_ISBN :
978-1-4673-5194-2
Type :
conf
DOI :
10.1109/ISIE.2013.6563777
Filename :
6563777
Link To Document :
بازگشت