DocumentCode :
623475
Title :
Architectural synthesis of networks on chip
Author :
Mahdoum, A.
Author_Institution :
Div. of Microelectron. & Nanotechnol, Centre de Dev. des Technol. Av., Algiers, Algeria
fYear :
2013
fDate :
19-21 June 2013
Firstpage :
1889
Lastpage :
1894
Abstract :
The current systems are very complex and feature a high degree of communications. Because the bus is a critical and shared resource, it can no longer cope with the requirements of applications for which the bandwidth is a critical parameter. An intermediate solution was to use cross-bars but was also rejected in favor of more interesting solutions: using a network on chip (NOC) in order to meet the specific requirements of the involved application in terms of surface, power consumption and bandwidth. To do this, several methodologies have been defined and are mainly based on mesh networks, fat trees and their variants. In this context, we have proposed an alternative methodology [14] which distinguishes itself from others by several points, especially by the data routing. In this paper, we present our synthesis method of the network architecture whose components (floorplanning of the IPs, number and size of the interconnections) were previously generated during design space exploration. This synthesis was conducted targeting TSMC 0.18 μm technology process.
Keywords :
integrated circuit design; network-on-chip; NOC; TSMC technology process; architectural synthesis method; cross-bars; data routing; design space exploration; fat trees; mesh networks; network-on-chip; power consumption; size 0.18 mum; Bandwidth; Capacitance; Data transfer; IP networks; Logic gates; Power demand; Transistors; NOC; architecture; area; bandwidth; energy; synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Electronics and Applications (ICIEA), 2013 8th IEEE Conference on
Conference_Location :
Melbourne, VIC
Print_ISBN :
978-1-4673-6320-4
Type :
conf
DOI :
10.1109/ICIEA.2013.6566676
Filename :
6566676
Link To Document :
بازگشت