Title :
A hardware test platform in field-programmable logic for parallelized digital signal processing
Author :
Sokalski, Tayler ; Manjikian, Naraig
Author_Institution :
Dept. of Math. & Stat., Queen´s Univ., Kingston, ON, Canada
Abstract :
This paper describes the development and application of a self-contained platform to support hardware implementation and testing of components and systems for parallelized digital signal processing in field-programmable gate-array (FPGA) logic chips. To more closely reflect the usage of parallelized components in actual applications, high-speed input/output pins of FPGA chips are utilized in a loopback configuration so that parallel streams of representative digitized complex fixed-point data are fed as input to a system under test. Onchip FPGA memory is used to implement high-speed FIFO buffers connected to the system under test. On-chip memory is also used to stage data for the input FIFO buffer feeding the system under test and to collect processed data from the output FIFO buffer. An embedded processor executes software used to perform data transfers between the FIFO buffers and staging memory, and to initiate full-speed operation for a system under test with data flowing through the external loopback connection. This paper also provides sample results from a representative parallelized finite-impulse-response filter tested using the hardware platform described in this paper.
Keywords :
FIR filters; embedded systems; field programmable gate arrays; signal processing; FPGA chips; data transfers; digitized complex fixed-point data; embedded processor; external loopback connection; field-programmable gate-array logic chips; hardware test platform; high-speed FIFO buffers; loopback configuration; parallelized digital signal processing; parallelized finite-impulse-response filter; self-contained platform; staging memory; Computers; Field programmable gate arrays; Finite impulse response filters; Hardware; Pins; Software tools; System-on-chip; digital signal processing; field-programmable gate arrays; finite impulse response filter; systolic arrays;
Conference_Titel :
Electrical and Computer Engineering (CCECE), 2013 26th Annual IEEE Canadian Conference on
Conference_Location :
Regina, SK
Print_ISBN :
978-1-4799-0031-2
Electronic_ISBN :
0840-7789
DOI :
10.1109/CCECE.2013.6567731