DocumentCode :
625246
Title :
Automated DfT insertion and test generation for 3D-SICs with embedded cores and multiple towers
Author :
Papameletis, Christos ; Keller, B. ; Chickermane, V. ; Marinissen, Erik Jan ; Hamdioui, Said
Author_Institution :
Cadence Design Syst., Feldkirchen, Germany
fYear :
2013
fDate :
27-30 May 2013
Firstpage :
1
Lastpage :
6
Abstract :
Three-dimensional stacked integrated circuits (3D-SICs) implemented with through-silicon vias (TSVs) and micro-bumps open new horizons for faster, smaller, and more energy-efficient chips. As all micro-electronic structures, these 3D chips and their interconnects need to be tested for manufacturing defects. Previously, we defined, implemented, and automated a 3D-DfT (Design-for-Test) architecture that provides modular test access for 3D-SICs containing monolithic logic dies in a single-tower stack. However, the logic dies comprising a 3D-SIC typically are complex System-on-Chip (SoC) designs that include embedded intellectual property (IP) cores, wrapped for modular test. Also, multi-tower 3D-SICs have started to emerge. In this paper, our existing 3D-DfT architecture is extended with support for wrapped embedded IP cores and multi-tower stacks and its implementation is automated with industrial electronic design automation (EDA) tools.
Keywords :
design for testability; electronic design automation; integrated circuit design; integrated circuit interconnections; integrated circuit testing; logic circuits; microprocessor chips; system-on-chip; three-dimensional integrated circuits; 3D chip; 3D design-for-test architecture; 3D-DfT architecture; 3D-SIC test generation; SoC design; TSV; automated DfT insertion; embedded cores; embedded intellectual property core; energy-efficient chip; industrial EDA tool; industrial electronic design automation tool; manufacturing defect; microbump; microelectronic structure; modular test; modular test access; monolithic logic dies; multitower 3D-SIC; multitower stack; single-tower stack; system-on-chip design; three-dimensional stacked integrated circuits; through-silicon vias; wrapped embedded IP cores; Automatic test pattern generation; Clocks; Multiplexing; Poles and towers; Programming; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ETS), 2013 18th IEEE European
Conference_Location :
Avignon
Print_ISBN :
978-1-4673-6376-1
Type :
conf
DOI :
10.1109/ETS.2013.6569350
Filename :
6569350
Link To Document :
بازگشت