DocumentCode :
625276
Title :
Bias temperature instability analysis in SRAM decoder
Author :
Khan, Sharifullah ; Hamdioui, Said ; Kukner, Halil ; Raghavan, Praveen ; Catthoor, Francky
Author_Institution :
Comput. Eng. Lab., Delft Univ. of Technol., Delft, Netherlands
fYear :
2013
fDate :
27-30 May 2013
Firstpage :
1
Lastpage :
1
Abstract :
In nanoscale era, Negative Bias Temperature Instability (NBTI) and Positive Bias Temperature Instability (PBTI) weaken PMOS and NMOS transistors, respectively, leading to performance degradation. This paper presents a comprehensive analysis of NBTI and PBTI impacts on SRAM decoders including single stage static and dynamic as well as two stage static decoders while applying realistic addressing schemes (i.e. linear, gray and address complement) to present different workloads. The analysis shows that the strength of the impact strongly depends on the decoder design and the addressing scheme; the impact can be as worst as 28% additional delay in the activation of the wordline.
Keywords :
MOSFET; SRAM chips; decoding; integrated circuit reliability; negative bias temperature instability; NBTI analysis; NMOS transistors; PBTI analysis; PMOS transistors; SRAM decoder; addressing scheme; decoder design; impact strength; negative bias temperature instability; positive bias temperature instability; single-stage dynamic decoder; single-stage static decoder; two-stage static decoder; Arrays; Decoding; Europe; Integrated circuit reliability; MOSFET; Random access memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ETS), 2013 18th IEEE European
Conference_Location :
Avignon
Print_ISBN :
978-1-4673-6376-1
Type :
conf
DOI :
10.1109/ETS.2013.6569381
Filename :
6569381
Link To Document :
بازگشت