DocumentCode :
625752
Title :
A parallel VLSI architecture of singular value decomposition processor for real-time multi-channel EEG system
Author :
Kuan-Ju Huang ; Jui-Chung Chang ; Chih-Wei Feng ; Wai-Chi Fang
fYear :
2013
fDate :
3-6 June 2013
Firstpage :
21
Lastpage :
22
Abstract :
This paper presents a parallel VLSI architecture of a singular value decomposition (SVD) processor for real-time multi-channel electroencephalography (EEG) System. In the recent years, EEG has been widely applied on engineering research, medical diagnosis, and so on. More and more studies regarding brain-computer interface (BCI) and other related applications have been published. In order to increase the accuracy of BCI, the need for a real-time multi-channel EEG System is very urgent. Because an EEG system uses a SVD processor to calculate inverse matrix of target ones, the real-time requirement of the EEG system depends on the operation latency of the SVD processor. Moreover, the accuracy of results obtained from SVD processor directly affects the performance of the system. Generally, SVD is based on coordinate rotation digital computer (CORDIC) algorithm in hardware implementation. Therefore, there is a trade-off between the iteration number of the CORDIC engine, which is related to the computing latency of the SVD processor, and accuracy of SVD the results. In this paper, the parallel architecture of the SVD processor can efficiently shorten the clock cycle of iteration times and provide a precise inverse matrix result. This work not only upgrades the EEG system practicability, but also ensures the feasibility of real-time application. The proposed SVD processor is implemented in the 8-channel EEG system using the TSMC 90 nm CMOS technology.
Keywords :
CMOS integrated circuits; VLSI; biomedical electronics; brain-computer interfaces; digital arithmetic; electroencephalography; medical signal processing; singular value decomposition; BCI accuracy; CORDIC algorithm; CORDIC engine; SVD processor operation latency; TSMC CMOS technology; brain-computer interface; coordinate rotation digital computer; eight channel EEG system; electroencephalography; hardware implementation; inverse matrix calculation; iteration number; parallel VLSI architecture; real time multichannel EEG system; singular value decomposition; Accuracy; Correlation; Electroencephalography; Hardware; Parallel architectures; Real-time systems;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Consumer Electronics (ISCE), 2013 IEEE 17th International Symposium on
Conference_Location :
Hsinchu
ISSN :
0747-668X
Print_ISBN :
978-1-4673-6198-9
Type :
conf
DOI :
10.1109/ISCE.2013.6570189
Filename :
6570189
Link To Document :
بازگشت