DocumentCode :
626515
Title :
Design and implementation of an ML decoder for tail-biting convolutional codes
Author :
Bin Khalid, Farhan ; Masud, S. ; Uppal, Momin
Author_Institution :
Sch. of Sci. & Eng., Dept. of Electr. Eng., LUMS, Pakistan
fYear :
2013
fDate :
19-23 May 2013
Firstpage :
285
Lastpage :
288
Abstract :
Tail-biting convolutional codes (TBCC) find applications in many modern-day communication standards such as LTE and IEEE 802.16e. Since tail-biting convolutional codes do not require a zero-tail, they achieve a better coding efficiency than their traditional counterparts. However, the absence of a zero-tail drastically increases the complexity of a standard maximum-likelihood decoder, making its implementation impractical. However, recently a decoder based on the Viterbi and A* algorithm has been proposed that achieves maximum likelihood performance with significantly reduced complexity. This paper presents an efficient hardware implementation of this algorithm for TBCCs corresponding to both LTE and IEEE 802.16e standards. The designs have been tested on a Xilinx Spartan 3E starter kit, achieving a throughput of 141 Mbps and 130 Mbps for the LTE and IEEE 802.16e TBCCs, respectively.
Keywords :
Long Term Evolution; Viterbi decoding; WiMax; convolutional codes; maximum likelihood decoding; A algorithm; IEEE 802.16e standards; LTE; ML decoder; TBCC; Viterbi algorithm; Xilinx Spartan 3E starter kit; bit rate 130 Mbit/s; bit rate 141 Mbit/s; modern-day communication standards; standard maximum-likelihood decoder; tail-biting convolutional codes; Convolutional codes; Hardware; Maximum likelihood decoding; Measurement; Standards; Viterbi algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2013 IEEE International Symposium on
Conference_Location :
Beijing
ISSN :
0271-4302
Print_ISBN :
978-1-4673-5760-9
Type :
conf
DOI :
10.1109/ISCAS.2013.6571838
Filename :
6571838
Link To Document :
بازگشت