DocumentCode :
626529
Title :
A low power register file with asynchronously controlled read-isolation and software-directed write-discarding
Author :
Zheng Yu ; Jiajie Zhang ; Xueqiu Yu ; Xiaoyang Zeng ; Zhiyi Yu
Author_Institution :
Dept. of Microelectron., Fudan Univ., Shanghai, China
fYear :
2013
fDate :
19-23 May 2013
Firstpage :
349
Lastpage :
352
Abstract :
The register file (RF) consumes a large portion of power and is often a hotspot in microprocessor. In this paper, we propose and exploit several approaches to reducing both read and write access frequency to RF to reduce its power consumption and power density. Asynchronously controlled read-isolation is inserted in D Stage to prevent unused RF read access, triggered by a custom designed local asynchronous clock network, without changing the pipeline architecture and critical path. Software-directed write-discarding adopts static speculation algorithms to exploit short-lived values and determine their lifetime, with architectural supports to discard unnecessary writeback. Our approaches reduce RF access frequency by 27% for read and 50% for write, respectively. Moreover, 37% of RF power is eliminated with negligible overhead in area and almost no impact on the performance.
Keywords :
asynchronous circuits; low-power electronics; microprocessor chips; shift registers; asynchronously controlled read-isolation; local asynchronous clock network; low power register file; microprocessor; pipeline architecture; power consumption; power density; Clocks; Delays; Hardware; Power demand; Program processors; Radio frequency; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2013 IEEE International Symposium on
Conference_Location :
Beijing
ISSN :
0271-4302
Print_ISBN :
978-1-4673-5760-9
Type :
conf
DOI :
10.1109/ISCAS.2013.6571852
Filename :
6571852
Link To Document :
بازگشت