DocumentCode :
626639
Title :
Implementation of hybrid version management in hardware transactional memory
Author :
Lihang Zhao ; Draper, J.
Author_Institution :
Inf. Sci. Inst., Univ. of Southern California, Marina del Rey, CA, USA
fYear :
2013
fDate :
19-23 May 2013
Firstpage :
777
Lastpage :
780
Abstract :
Transactional Memory (TM) has been proposed as an alternative to locks to simplify parallel programming. While most research has focused on the architectural support of TM, it is at least equally important to investigate the hardware implementation of the key mechanisms of TM to facilitate its deployment in commercial processors. In this paper, we present a light-weight and generic implementation of the key structures to support hybrid version management in Hardware Transactional Memory (HTM). Full-system simulation demonstrates the performance advantage of our design (up to 40% improvement). Synthesis results show that the hardware structures incur an area overhead of only 0.4% and a power overhead of 1.65% to the Sun Rock processor design.
Keywords :
integrated memory circuits; logic design; microprocessor chips; parallel programming; Sun Rock processor design; hardware transactional memory; hybrid version management; parallel programming; Buffer storage; Hardware; Hybrid power systems; Memory management; Program processors; Random access memory; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2013 IEEE International Symposium on
Conference_Location :
Beijing
ISSN :
0271-4302
Print_ISBN :
978-1-4673-5760-9
Type :
conf
DOI :
10.1109/ISCAS.2013.6571962
Filename :
6571962
Link To Document :
بازگشت