DocumentCode :
626695
Title :
A reconfigurable inverse transform architecture design for HEVC decoder
Author :
Pai-Tse Chiang ; Tian Sheuan Chang
Author_Institution :
Dept. Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fYear :
2013
fDate :
19-23 May 2013
Firstpage :
1006
Lastpage :
1009
Abstract :
In this paper, we present a reconfigurable hardware design which can support the inverse transform size from 4×4 to 32×32 in HEVC (High Efficiency Video Coding). We explore the coefficient properties of various inverse transforms such that a base inverse transform unit can be reconfigured or refined to generate other size of inverse transform. The implementation in 90nm technology can support 3840×2160@30fps processing and only needs about 133.8K gate count, which can save 53% of gate count when compared with previous work.
Keywords :
inverse transforms; video codecs; HEVC decoder; high efficiency video coding; reconfigurable hardware design; reconfigurable inverse transform; size 90 nm; Computer architecture; Hardware; Laplace equations; Logic gates; Matrix decomposition; Transforms; Video coding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2013 IEEE International Symposium on
Conference_Location :
Beijing
ISSN :
0271-4302
Print_ISBN :
978-1-4673-5760-9
Type :
conf
DOI :
10.1109/ISCAS.2013.6572019
Filename :
6572019
Link To Document :
بازگشت