Title :
A multi-stage and time-based continuous time ΣΔ Architecture using a Gated Ring Oscillator
Author :
Torreno, J.A. ; Paton, Susana ; Hernandez, L. ; Prefasi, E. ; Presicce, M. ; Paoli, Giacomo
Author_Institution :
Electron. Dept., Carlos III Univ. of Madrid, Leganes, Spain
Abstract :
We present a multi-stage noise shaping modulator that uses a continuous time first stage and a Gated Ring Oscillator (GRO)as second stage. A Pulse Width Modulator (PWM) and a Time-to-Digital converter (TDC) is used as time-based quantizer in first stage. The binary output of the PWM is reused to control the GRO, avoiding the distortion that would be introduced by a conventional VCO. The digital outputs of both stages are filtered out to remove first stage quantization noise as in any conventional multi-stage Sigma-Delta Architecture. The architecture is suitable to extend the bandwidth or the resolution of a low oversampling time-based Continuous Time Sigma-Delta Modulators (CTIAM) with a small amount of analog circuitry and low power consumption. A simulation example using a 2-1 architecture, 50MHz bandwidth and 2GHZ clock is presented, showing 76dB SNDR at system level.
Keywords :
sigma-delta modulation; time-digital conversion; voltage-controlled oscillators; GRO; PWM; TDC; analog circuitry; bandwidth 50 MHz; conventional VCO; digital output; first-stage quantization noise; frequency 2 GHz; gated ring oscillator; low-oversampling time-based CTIAM; low-oversampling time-based continuous time sigma-delta modulators; multistage noise shaping modulator; multistage sigma-delta architecture; multistage time-based continuous time ΣΔ architecture; pulse width modulator; time-based quantizer; time-to-digital converter; Bandwidth; Clocks; Delays; Finite impulse response filters; Pulse width modulation; Topology;
Conference_Titel :
Circuits and Systems (ISCAS), 2013 IEEE International Symposium on
Conference_Location :
Beijing
Print_ISBN :
978-1-4673-5760-9
DOI :
10.1109/ISCAS.2013.6572028