DocumentCode :
626863
Title :
Design and verification of an all-digital on-chip process variation sensor
Author :
Reum Oh ; Ji Woong Jang ; Man Young Sung
Author_Institution :
Korea Univ., Seoul, South Korea
fYear :
2013
fDate :
19-23 May 2013
Firstpage :
1684
Lastpage :
1687
Abstract :
This paper presents a process variation sensing circuit technique for maintaining the performance benefit of CMOS digital circuits and reducing variations in delay and robustness. The new process sensor consists of two inverter chains with different loading capacitances and a time-to-digital converter (TDC) that detects delay variations between the inverter chains. Results based on the measured TDC data are used to adjust the supply voltages of systems to optimal values. This technique considerably saves power in digital circuits and increases yield in high performance bins. In order to verify the operation and performance of the novel sensor, an all-digital delay-locked-loop (DLL) was designed and its jitter was measured. The circuits, which were fabricated with a 0.13um CMOS process, showed the 20% improved jitter variations compared with a conventional DLL without process compensation.
Keywords :
CMOS logic circuits; delay lock loops; electric sensing devices; logic gates; time-digital conversion; CMOS digital circuits; CMOS process; TDC data; all-digital DLL; all-digital delay-locked-loop; all-digital on-chip process variation sensor; delay variation; inverter chains; loading capacitance; process variation sensing circuit technique; size 0.13 mum; time-to-digital converter; Capacitance; Delays; Inverters; Jitter; Logic gates; Sensors; Voltage measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2013 IEEE International Symposium on
Conference_Location :
Beijing
ISSN :
0271-4302
Print_ISBN :
978-1-4673-5760-9
Type :
conf
DOI :
10.1109/ISCAS.2013.6572188
Filename :
6572188
Link To Document :
بازگشت