DocumentCode :
626875
Title :
A partial redundant fault-secure high-level synthesis algorithm for RDR architectures
Author :
Kawamura, Kei ; Tanaka, Shoji ; Yanagisawa, M. ; Togawa, N.
Author_Institution :
Dept. of Comput. Sci. & Eng., Waseda Univ., Kitakyushu, Japan
fYear :
2013
fDate :
19-23 May 2013
Firstpage :
1736
Lastpage :
1739
Abstract :
In this paper, we propose a partial redundant fault-secure high-level synthesis algorithm for RDR architectures, where we duplicate a part of the original CDFG and maximize its reliability under a timing constraint. Firstly, our algorithm allocates some new additional functional units to vacant spaces on RDR islands for recomputation and increases the number of duplicated operation nodes. Secondly, it minimizes the number of inserted comparator nodes through re-scheduling/re-binding the recomputation CDFG´s nodes. As a result, we will obtain a scheduled/bound recomputation CDFG and renewed functional unit allocation with high reliability. Experimental results demonstrate that our algorithm improves reliability by up to 52% compared with the conventional approach.
Keywords :
fault diagnosis; high level synthesis; integrated circuit design; large scale integration; redundancy; RDR architectures; bound recomputation CDFG; duplicated operation nodes; functional unit allocation; inserted comparator nodes; partial redundant fault-secure high-level synthesis algorithm; recomputation CDFG nodes; timing constraint; vacant spaces; Circuit faults; Computer architecture; Delays; Multiplexing; Registers; Reliability; Resource management;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2013 IEEE International Symposium on
Conference_Location :
Beijing
ISSN :
0271-4302
Print_ISBN :
978-1-4673-5760-9
Type :
conf
DOI :
10.1109/ISCAS.2013.6572200
Filename :
6572200
Link To Document :
بازگشت