DocumentCode :
626942
Title :
A 5-bit 1.25GS/s 4.7mW delay-based pipelined ADC in 65nm CMOS
Author :
Mesgarani, A. ; Fu, H.P. ; Yan, M. ; Tekin, Ahmet ; Yu, Haoyong ; Ay, Suat U.
Author_Institution :
Electr. & Comput. Eng, Univ. of Idaho, Moscow, ID, USA
fYear :
2013
fDate :
19-23 May 2013
Firstpage :
2018
Lastpage :
2021
Abstract :
This paper presents a delay based pipeline (DBP) analog to digital converter (ADC) suitable for high speed and low power applications. Active sample and hold and residue amplifier used in conventional pipeline ADCs are replaced by an analog delay line. The analog delay line is implemented by time-interleaved sampling of the signal in each stage of the ADC. A novel multi-phase clock generator is introduced to generate ADC timing signals. A 5-bit, 1.25 GS/s DBP ADC is designed in 65nm CMOS process. Post-layout simulations confirm that the proposed ADC achieves a peak SNDR of 30.5dB while consuming 4.7mW from a single 1.2V power supply.
Keywords :
CMOS integrated circuits; amplifiers; analogue-digital conversion; circuit simulation; clocks; delay lines; integrated circuit layout; low-power electronics; sample and hold circuits; signal generators; signal sampling; CMOS process; DBP; SNDR; active sample and hold amplifier; analog delay line; analog to digital converter; delay-based pipelined ADC; multiphase clock generator; noise figure 30.5 dB; post-layout simulation; power 4.7 mW; residue amplifier; size 65 nm; time-interleaved signal sampling; timing signal generation; voltage 1.2 V; word length 5 bit; CMOS process; Clocks; Delays; Generators; Pipelines; Power demand;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2013 IEEE International Symposium on
Conference_Location :
Beijing
ISSN :
0271-4302
Print_ISBN :
978-1-4673-5760-9
Type :
conf
DOI :
10.1109/ISCAS.2013.6572267
Filename :
6572267
Link To Document :
بازگشت