DocumentCode :
627163
Title :
Energy reduction of ultra-low voltage VLSI circuits by digit-serial architectures
Author :
Khan, Muhammad Usman Karim ; Chong Min Kyung
Author_Institution :
Smart Sensor Archit. Lab., KAIST, Daejeon, South Korea
fYear :
2013
fDate :
19-23 May 2013
Firstpage :
3012
Lastpage :
3017
Abstract :
Ultra-low voltage VLSI designs are gaining widespread attention due to the requirements of minimum energy consuming motes. Leakage energy is a considerable part of the overall energy consumed in the ultra-low voltage domain. This paper deals with the overall energy reduction in ultra-low power systems by the use of digit-serial implementations. Leakage energy is reduced by the reduction of hardware in digit-serial implementations. However, overhead circuitry adds to the energy budget. It has been shown in this paper that digit-serial implementations do reduce the overall energy consumption in the ultra-low power VLSI circuits compared to bit-serial and wordparallel implementations. 73% and 92% reduction in energy per clock cycle was obtained with an 8-bit adder at a source voltage of 0.7V compared to the bit-serial and word-parallel implementations respectively.
Keywords :
VLSI; adders; integrated circuit design; low-power electronics; adder; digit-serial architecture; energy consumption; energy leakage reduction; overhead circuitry; ultralow power system; ultralow voltage VLSI circuit design; voltage 0.7 V; word length 8 bit; word-parallel implementation; Adders; CMOS integrated circuits; Clocks; Energy consumption; Equations; Leakage currents; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2013 IEEE International Symposium on
Conference_Location :
Beijing
ISSN :
0271-4302
Print_ISBN :
978-1-4673-5760-9
Type :
conf
DOI :
10.1109/ISCAS.2013.6572513
Filename :
6572513
Link To Document :
بازگشت