Title :
A 12 bit 160 MS/s Two-Step SAR ADC With Background Bit-Weight Calibration Using a Time-Domain Proximity Detector
Author :
Yuan Zhou ; Benwei Xu ; Yun Chiu
Author_Institution :
Texas Analog Center of Excellence, Univ. of Texas at Dallas, Richardson, TX, USA
Abstract :
A 12 bit 160 MS/s two-step pipelined SAR ADC was fabricated in a 40 nm CMOS low-leakage digital process. A background bit-weight calibration exploiting the comparator resolving time information and the employment of a sub-binary DAC in the first SAR stage are two key techniques in this work to attain high conversion throughput and power savings at the same time using a simple, low-gain (~30 dB) residue amplifier. The overall architecture and the digital calibration also enable the downsizing of the first SAR stage to that of the kT/C limit, yielding a wideband input network delivering an over 80 dB spurious-free dynamic range (SFDR) while digitizing a 300 MHz input at 160 MS/s. The core ADC consumes 4.96 mW and occupies an area of 0.042 mm2; the calibration circuits dissipate 0.1 mW (estimated). An 86.9 dB SFDR and a 66.7 dB signal-to-noise plus distortion ratio (SNDR) were measured with a 2 Vpp, 5 MHz sine-wave input at full speed. The ADC achieves a Walden figure-of-merit (FoM) of 20.7 fJ/conversion-step with a Nyquist input.
Keywords :
CMOS integrated circuits; UHF amplifiers; UHF integrated circuits; VHF amplifiers; VHF circuits; analogue-digital conversion; calibration; comparators (circuits); wideband amplifiers; CMOS low-leakage digital process; FoM; Nyquist input; SFDR; SNDR; Walden figure-of-merit; background bit-weight calibration; comparator; frequency 300 MHz; noise figure 66.7 dB; noise figure 86.9 dB; power 0.1 mW; power 4.96 mW; residue amplifier; signal-to-noise plus distortion ratio; size 40 nm; spurious-free dynamic range; time-domain proximity detector; two-step pipelined SAR ADC; voltage 2 V; wideband input network; word length 12 bit; Calibration; Capacitors; Detectors; Gain; Noise; Redundancy; Time-domain analysis; Background digital calibration; bit weight; pipelined SAR ADC; signal-dependent PN injection; sub-binary redundancy;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2014.2384025