DocumentCode :
628401
Title :
Low cost, high performance, and high reliability 2.5D silicon interposer
Author :
Sundaram, Venky ; Qiao Chen ; Tao Wang ; Hao Lu ; Suzuki, Yuya ; Smet, Vanessa ; Kobayashi, Masato ; Pulugurtha, Raj ; Tummala, Rao
Author_Institution :
3D Syst. Packaging Res. Center, Georgia Inst. of Technol., Atlanta, GA, USA
fYear :
2013
fDate :
28-31 May 2013
Firstpage :
342
Lastpage :
347
Abstract :
This paper presents the first demonstration of polycrystalline silicon interposers with fine pitch through package vias (TPV), with less than 5μm RDL lithography at 50μm pitch copper microbump assembly. Silicon interposers with through silicon vias (TSV) and back end of line (BEOL) wiring offer compelling benefits for 2.5D and 3D system integration; however, they are limited by high cost and high electrical loss. The polycrystalline Si interposer with 100-200μm thick raw Si, obtained without any back-grind or polish, and double side processing, without the use of carriers, has the potential to reduce the cost of wafer-based Si interposers by 2× and up to 10× by scaling to large panels. Thick polymer liner reduces the electrical loss of TPVs dramatically, by an order of magnitude compared to TSVs with SiO2 liner. Initial reliability of TPVs at 150μm and 200μm pitch was demonstrated with daisy chains passing 1000 thermal cycles from -55°C to 125°C. The paper concludes with Cu-SnAg microbump assembly at 50μm pitch onto panel Si interposers with Cu-polymer RDL routing at 4-5μm line lithography.
Keywords :
copper alloys; elemental semiconductors; fine-pitch technology; integrated circuit reliability; lithography; microassembling; network routing; polymers; silicon; silver alloys; three-dimensional integrated circuits; tin alloys; wafer level packaging; 2.5D system; 3D system; BEOL wiring; Cu-SnAg; RDL lithography; RDL routing; Si; TPV; TSV; back end of line wiring; electrical loss; high reliability 2.5D interposer; line lithography; microbump assembly; pitch microbump; pitch onto panel interposers; pitch through package vias; polycrystalline interposers; size 150 mum; size 200 mum; size 4 mum to 5 mum; temperature -55 degC to 125 degC; thermal cycles; thick polymer liner; through silicon vias; wafer-based interposers; Assembly; Bonding; Copper; Polymers; Reliability; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2013 IEEE 63rd
Conference_Location :
Las Vegas, NV
ISSN :
0569-5503
Print_ISBN :
978-1-4799-0233-0
Type :
conf
DOI :
10.1109/ECTC.2013.6575593
Filename :
6575593
Link To Document :
بازگشت