DocumentCode :
628438
Title :
TSV last for hybrid pixel detectors: Application to particle physics and imaging experiments
Author :
Henry, David ; Alozy, J. ; Berthelot, Audrey ; Cuchet, Robert ; Chantre, C. ; Campbell, Malachy
Author_Institution :
Leti, CEA, Grenoble, France
fYear :
2013
fDate :
28-31 May 2013
Firstpage :
568
Lastpage :
575
Abstract :
Hybrid pixel detectors are now widely used in particle physics experiments and at synchrotron light sources. They have also stimulated growing interest in other fields and, in particular, in medical imaging. Through the continuous pursuit of miniaturization in CMOS it has been possible to increase the functionality per pixel while maintaining or even shrinking pixel dimensions. The main constraint on the more extensive use of the technology in all fields is the cost of module building and the difficulty of covering large areas seamlessly [1]. On another hand, in the field of electronic component integration, a new approach has been developed in the last years, called 3D Integration. This concept, based on using the vertical axis for component integration, allows improving the global performance of complex systems. Thanks to this technology, the cost and the form factor of components could be decreased and the performance of the global system could be enhanced. In the field of radiation imaging detectors the advantages of 3D Integration come from reduced inter chip dead area even on large surfaces and from improved detector construction yield resulting from the use of single chip 4-side buttable tiles [2]. For many years, numerous R&D centres and companies have put a lot of effort into developing 3D integration technologies and today, some mature technologies are ready for prototyping and production [3]. The core technology of 3D integration is the TSV (Through Silicon Via) and for many years LETI has developed those technologies for various types of applications [4, 5, 6]. In this paper we will present how one of the TSV approaches developed by LETI, called TSV last, has been applied to a readout wafer containing readout chips intended for a hybrid pixel detector assembly [7, 8].
Keywords :
CMOS image sensors; CMOS integrated circuits; light sources; radioactive sources; readout electronics; three-dimensional integrated circuits; 3D integration; CMOS; LETI; TSV last; electronic component integration; functionality per pixel; hybrid pixel detector assembly; imaging experiments; inter chip dead area reduction; medical imaging; particle physics experiments; radiation imaging detectors; readout chips; readout wafer; shrinking pixel dimensions; single chip 4-side buttable tiles; synchrotron light sources; through-silicon-via; Bonding; Copper; Detectors; Microscopy; Silicon; Through-silicon vias; 3D integration; Hybrid pixels detectors; Through Silicon Vias (TSV); Wafer Level packaging;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2013 IEEE 63rd
Conference_Location :
Las Vegas, NV
ISSN :
0569-5503
Print_ISBN :
978-1-4799-0233-0
Type :
conf
DOI :
10.1109/ECTC.2013.6575630
Filename :
6575630
Link To Document :
بازگشت