• DocumentCode
    628493
  • Title

    Package-on-package with very fine pitch interconnects for high bandwidth

  • Author

    Mohammed, Ilyas ; Co, Rey ; Katkar, Rajesh

  • Author_Institution
    Invensas Corp., San Jose, CA, USA
  • fYear
    2013
  • fDate
    28-31 May 2013
  • Firstpage
    922
  • Lastpage
    928
  • Abstract
    Computing platforms are trending towards multi-core and low power processors coupled with high bandwidth memory in close proximity for both client and cloud applications. The most critical feature to keep increasing the performance is the processor-memory interconnect. This is best achieved by placing memory on top of the processor and connecting them through very short and high number of interconnects. However, current 3D packages are limited in number of interconnects primarily due to their low aspect ratio. A new PoP interconnect technology is presented that offers very fine pitch (0.2mm and lower) and high aspect ratio (10:1 and higher), hence enabling high bandwidth between the processor and memory. This is achieved through forming free-standing wire-bonds along the periphery of the processor chip and encapsulating the package leaving miniature posts projecting from the top of the package to be connected to the memory package. It is shown that more than 1000 interconnects can be formed within the same footprint as current packages. The wire-bonds called Bond Via Array (BVA) are Palladium coated copper wires with tips exposed after encapsulation through wet etch techniques. The BVA PoP process development, assembly and reliability test results are presented. The assembly was done at high yield and it successfully completed all reliability tests including MSL, on-board temperature cycling, high temperature storage, and drop tests. These results demonstrate that the BVA PoP is ready for implementation at a high volume manufacturing facility.
  • Keywords
    assembling; encapsulation; fine-pitch technology; integrated circuit packaging; integrated circuit reliability; integrated circuit testing; interconnections; lead bonding; microprocessor chips; three-dimensional integrated circuits; 3D packages; BVA PoP process development; MSL; PoP interconnect technology; assembly; bond via array; client application; cloud application; computing platforms; drop tests; encapsulation; forming free-standing wire-bonds; high bandwidth memory; high temperature storage; high volume manufacturing facility; memory package; multicore processors; on-board temperature cycling; package-on-package; palladium coated copper wires; power processors; reliability testing; very fine pitch interconnection; wet etch techniques; Assembly; Bandwidth; Films; Palladium; Plasmas; Program processors; Wires;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electronic Components and Technology Conference (ECTC), 2013 IEEE 63rd
  • Conference_Location
    Las Vegas, NV
  • ISSN
    0569-5503
  • Print_ISBN
    978-1-4799-0233-0
  • Type

    conf

  • DOI
    10.1109/ECTC.2013.6575685
  • Filename
    6575685