DocumentCode :
628637
Title :
Fanout flipchip eWLB (embedded Wafer Level Ball Grid Array) technology as 2.5D packaging solutions
Author :
Seung Wook Yoon ; Tang, Ping ; Emigh, Roger ; Yaojian Lin ; Marimuthu, Pandi C. ; Pendse, Ravi
Author_Institution :
STATS ChipPAC Ltd., Singapore, Singapore
fYear :
2013
fDate :
28-31 May 2013
Firstpage :
1855
Lastpage :
1860
Abstract :
The market for portable and mobile data access devices connected to a virtual cloud access point is exploding and driving both increased functional convergence as well as increased packaging complexity and sophistication. This is driving an unprecedented demand to increase the variety of wafer level, thin POP (Package on Package), and TSV (Through Silicon Via)/Interposer packaging solutions. It is expected to see more exciting interconnect technologies of wafer level packaging such as TSV, 2.5D Interposers, eWLB (embedded Wafer Level Ball Grid Array)/FO-WLP (Fan Out Wafer Level Package) to meet these needs. FO-WLP/eWLB has been introduced into production to allow for higher ball count WLP, by extending the package size beyond the area of the chip. eWLB technologies are leading the way to the next level of thin packaging capability. eWLB provides a robust packaging platform supporting very dense interconnection and routing of multiple-die in very reliable, low-profile/low-warpage 2.5D and 3D solutions. The use of these embedded FO-WLP packages in a side-by-side configuration to replace a stacked package configuration, and to utilize as the base for a 3D TSV configuration, is critical to enable a more cost effective mobile market capability. Combining the analog and memory device with digital device packaging capability can provide an optimum solution for achieving the best performance in thin multiple-die integration aimed at very high performance. This paper highlights the rapidly moving trend towards packaging technologies with extended-die/fanout flipchip technology. Package and substrate design study, mechanical and thermal characterization of flipchip eWLB solution over high-end flipchip would be presented.
Keywords :
ball grid arrays; flip-chip devices; integrated circuit interconnections; three-dimensional integrated circuits; wafer level packaging; 2.5D interposers; 2.5D packaging solutions; 3D TSV configuration; FO-WLP-eWLB technology; POP; TSV-interposer packaging solutions; analog device; cost effective mobile market capability; digital device packaging capability; embedded FO-WLP packages; extended-die-fanout flipchip technology; fanout flipchip eWLB technology; fanout flipchip embedded wafer level ball grid array technology; flipchip eWLB solution mechanical characterization; flipchip eWLB solution thermal characterization; interconnect technologies; low-profile 2.5D solutions; low-warpage 2.5D solutions; memory device; mobile data access devices; multiple-die integration; multiple-die routing; package on package; portable data access devices; robust packaging platform; side-by-side configuration; stacked package configuration; through silicon via-interposer packaging solutions; virtual cloud access point; wafer level packaging; Flip-chip devices; Heat sinks; Packaging; Performance evaluation; Stress; Substrates; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2013 IEEE 63rd
Conference_Location :
Las Vegas, NV
ISSN :
0569-5503
Print_ISBN :
978-1-4799-0233-0
Type :
conf
DOI :
10.1109/ECTC.2013.6575830
Filename :
6575830
Link To Document :
بازگشت